You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

418 lines
30 KiB

3 years ago
  1. <html><head><link type='text/css' href='style.css' rel='stylesheet'></head><body class='pgBgnd'>
  2. <h3 align='center'>Equations</h3>
  3. <table width='90%' align='center' border='1' cellpadding='0' cellspacing='0'>
  4. <tr><td>
  5. </td></tr><tr><td>
  6. ********** Mapped Logic **********
  7. </td></tr><tr><td>
  8. </td></tr><tr><td>
  9. </td></tr><tr><td>
  10. </td></tr><tr><td>
  11. </td></tr><tr><td>
  12. </td></tr><tr><td>
  13. </td></tr><tr><td>
  14. </td></tr><tr><td>
  15. </td></tr><tr><td>
  16. </td></tr><tr><td>
  17. </td></tr><tr><td>
  18. </td></tr><tr><td>
  19. </td></tr><tr><td>
  20. </td></tr><tr><td>
  21. </td></tr><tr><td>
  22. </td></tr><tr><td>
  23. </td></tr><tr><td>
  24. </td></tr><tr><td>
  25. </td></tr><tr><td>
  26. </td></tr><tr><td>
  27. </td></tr><tr><td>
  28. FDCPE_LED0: FDCPE port map (LED(0),LED_D(0),XSTALIN,'0','0');
  29. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;LED_D(0) <= ((NOT LED(6) AND LED(0) AND NOT HZIN)
  30. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  31. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  32. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND LED(1) AND alreadystoredcnt(0))
  33. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND LED(1) AND NOT HZIN)
  34. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND LED(0) AND alreadystoredcnt(0))
  35. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(4)));
  36. </td></tr><tr><td>
  37. FDCPE_LED1: FDCPE port map (LED(1),LED_D(1),XSTALIN,'0','0');
  38. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;LED_D(1) <= ((NOT LED(6) AND LED(1) AND NOT HZIN)
  39. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  40. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  41. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND LED(2) AND alreadystoredcnt(0))
  42. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND LED(2) AND NOT HZIN)
  43. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND LED(1) AND alreadystoredcnt(0))
  44. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(5)));
  45. </td></tr><tr><td>
  46. FDCPE_LED2: FDCPE port map (LED(2),LED_D(2),XSTALIN,'0','0');
  47. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;LED_D(2) <= ((NOT LED(6) AND LED(2) AND alreadystoredcnt(0))
  48. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND LED(2) AND NOT HZIN)
  49. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(6))
  50. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  51. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  52. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND LED(3) AND alreadystoredcnt(0))
  53. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND LED(3) AND NOT HZIN));
  54. </td></tr><tr><td>
  55. FDCPE_LED3: FDCPE port map (LED(3),LED_D(3),XSTALIN,'0','0');
  56. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;LED_D(3) <= ((NOT LED(6) AND LED(3) AND NOT HZIN)
  57. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  58. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  59. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND LED(4) AND alreadystoredcnt(0))
  60. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND LED(4) AND NOT HZIN)
  61. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND LED(3) AND alreadystoredcnt(0))
  62. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(7)));
  63. </td></tr><tr><td>
  64. FDCPE_LED4: FDCPE port map (LED(4),LED_D(4),XSTALIN,'0','0');
  65. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;LED_D(4) <= ((NOT LED(6) AND LED(4) AND NOT HZIN)
  66. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  67. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  68. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND LED(5) AND alreadystoredcnt(0))
  69. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND LED(5) AND NOT HZIN)
  70. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND LED(4) AND alreadystoredcnt(0))
  71. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(8)));
  72. </td></tr><tr><td>
  73. FDCPE_LED5: FDCPE port map (LED(5),LED_D(5),XSTALIN,'0','0');
  74. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;LED_D(5) <= ((NOT LED(6) AND LED(5) AND NOT HZIN)
  75. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  76. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  77. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND alreadystoredcnt(0) AND storecounta(13))
  78. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND storecounta(13) AND NOT HZIN)
  79. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND LED(5) AND alreadystoredcnt(0))
  80. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(9)));
  81. </td></tr><tr><td>
  82. FTCPE_LED6: FTCPE port map (LED(6),LED_T(6),XSTALIN,'0','0');
  83. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;LED_T(6) <= ((NOT LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  84. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND NOT uartskip(0))
  85. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND LED(6) AND alreadystoredcnt(0) AND
  86. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartctr(0) AND uartctr(1) AND uartctr(2) AND
  87. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(3) AND uartctr(4))
  88. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND alreadystoredcnt(0) AND NOT resetclk(0) AND
  89. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartskip(0) AND uartctr(0) AND uartctr(1) AND uartctr(2) AND
  90. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(3) AND uartctr(4))
  91. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND NOT alreadystoredcnt(0) AND NOT resetclk(0) AND
  92. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(0) AND uartctr(1) AND uartctr(2) AND uartctr(3) AND
  93. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(4) AND NOT HZIN));
  94. </td></tr><tr><td>
  95. FTCPE_LED7: FTCPE port map (LED(7),LED_T(7),XSTALIN,'0','0');
  96. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;LED_T(7) <= ((LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  97. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  98. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(7) AND LED(6) AND alreadystoredcnt(0) AND
  99. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND uartctr(0) AND uartctr(1) AND
  100. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(2) AND uartctr(3) AND uartctr(4))
  101. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(7) AND LED(6) AND NOT alreadystoredcnt(0) AND
  102. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartctr(0) AND uartctr(1) AND uartctr(2) AND
  103. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(3) AND uartctr(4) AND NOT HZIN));
  104. </td></tr><tr><td>
  105. FDCPE_TX: FDCPE port map (TX,TX_D,XSTALIN,'0','0');
  106. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;TX_D <= ((LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  107. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  108. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND NOT resetclk(0) AND storecounta(1))
  109. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND NOT resetclk(0) AND TX)
  110. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND NOT alreadystoredcnt(0) AND storecounta(1) AND
  111. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; HZIN)
  112. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND NOT alreadystoredcnt(0) AND HZIN AND TX));
  113. </td></tr><tr><td>
  114. FDCPE_alreadystoredcnt0: FDCPE port map (alreadystoredcnt(0),alreadystoredcnt_D(0),XSTALIN,'0','0');
  115. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;alreadystoredcnt_D(0) <= ((LED(7) AND NOT LED(6) AND NOT resetclk(0) AND uartskip(0) AND
  116. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT HZIN)
  117. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND NOT HZIN));
  118. </td></tr><tr><td>
  119. FDCPE_clkcounta0: FDCPE port map (clkcounta(0),clkcounta_D(0),XSTALIN,'0','0');
  120. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;clkcounta_D(0) <= ((NOT resetclk(0) AND NOT clkcounta(0))
  121. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND NOT clkcounta(0)));
  122. </td></tr><tr><td>
  123. FDCPE_clkcounta1: FDCPE port map (clkcounta(1),clkcounta_D(1),XSTALIN,'0','0');
  124. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;clkcounta_D(1) <= ((NOT alreadystoredcnt(0) AND HZIN AND clkcounta(0) AND
  125. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT clkcounta(1))
  126. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND NOT clkcounta(0) AND
  127. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(1))
  128. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT resetclk(0) AND clkcounta(0) AND NOT clkcounta(1))
  129. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT resetclk(0) AND NOT clkcounta(0) AND clkcounta(1)));
  130. </td></tr><tr><td>
  131. FTCPE_clkcounta2: FTCPE port map (clkcounta(2),clkcounta_T(2),XSTALIN,'0','0');
  132. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;clkcounta_T(2) <= ((NOT resetclk(0) AND clkcounta(0) AND clkcounta(1))
  133. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(0) AND
  134. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(1))
  135. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (alreadystoredcnt(0) AND resetclk(0) AND clkcounta(2))
  136. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (resetclk(0) AND NOT HZIN AND clkcounta(2)));
  137. </td></tr><tr><td>
  138. FTCPE_clkcounta3: FTCPE port map (clkcounta(3),clkcounta_T(3),XSTALIN,'0','0');
  139. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;clkcounta_T(3) <= ((alreadystoredcnt(0) AND resetclk(0) AND clkcounta(3))
  140. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (resetclk(0) AND NOT HZIN AND clkcounta(3))
  141. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT resetclk(0) AND clkcounta(0) AND clkcounta(1) AND
  142. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(2))
  143. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(0) AND
  144. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(1) AND clkcounta(2)));
  145. </td></tr><tr><td>
  146. FTCPE_clkcounta4: FTCPE port map (clkcounta(4),clkcounta_T(4),XSTALIN,'0','0');
  147. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;clkcounta_T(4) <= ((alreadystoredcnt(0) AND resetclk(0) AND clkcounta(4))
  148. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (resetclk(0) AND NOT HZIN AND clkcounta(4))
  149. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT resetclk(0) AND clkcounta(0) AND clkcounta(1) AND
  150. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(2) AND clkcounta(3))
  151. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(0) AND
  152. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(1) AND clkcounta(2) AND clkcounta(3)));
  153. </td></tr><tr><td>
  154. FTCPE_clkcounta5: FTCPE port map (clkcounta(5),clkcounta_T(5),XSTALIN,'0','0');
  155. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;clkcounta_T(5) <= ((alreadystoredcnt(0) AND resetclk(0) AND clkcounta(5))
  156. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (resetclk(0) AND NOT HZIN AND clkcounta(5))
  157. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT resetclk(0) AND clkcounta(0) AND clkcounta(1) AND
  158. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(2) AND clkcounta(3) AND clkcounta(4))
  159. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(0) AND
  160. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(1) AND clkcounta(2) AND clkcounta(3) AND clkcounta(4)));
  161. </td></tr><tr><td>
  162. FTCPE_clkcounta6: FTCPE port map (clkcounta(6),clkcounta_T(6),XSTALIN,'0','0');
  163. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;clkcounta_T(6) <= ((alreadystoredcnt(0) AND resetclk(0) AND clkcounta(6))
  164. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (resetclk(0) AND NOT HZIN AND clkcounta(6))
  165. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT resetclk(0) AND clkcounta(0) AND clkcounta(1) AND
  166. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND clkcounta(5))
  167. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(0) AND
  168. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(1) AND clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND
  169. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(5)));
  170. </td></tr><tr><td>
  171. FTCPE_clkcounta7: FTCPE port map (clkcounta(7),clkcounta_T(7),XSTALIN,'0','0');
  172. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;clkcounta_T(7) <= ((alreadystoredcnt(0) AND resetclk(0) AND clkcounta(7))
  173. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (resetclk(0) AND NOT HZIN AND clkcounta(7))
  174. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT resetclk(0) AND clkcounta(0) AND clkcounta(1) AND
  175. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND
  176. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(6))
  177. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(0) AND
  178. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(1) AND clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND
  179. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(5) AND clkcounta(6)));
  180. </td></tr><tr><td>
  181. FTCPE_clkcounta8: FTCPE port map (clkcounta(8),clkcounta_T(8),XSTALIN,'0','0');
  182. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;clkcounta_T(8) <= ((alreadystoredcnt(0) AND resetclk(0) AND clkcounta(8))
  183. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (resetclk(0) AND NOT HZIN AND clkcounta(8))
  184. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT resetclk(0) AND clkcounta(0) AND clkcounta(1) AND
  185. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND
  186. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(6) AND clkcounta(7))
  187. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(0) AND
  188. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(1) AND clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND
  189. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(5) AND clkcounta(6) AND clkcounta(7)));
  190. </td></tr><tr><td>
  191. FTCPE_clkcounta9: FTCPE port map (clkcounta(9),clkcounta_T(9),XSTALIN,'0','0');
  192. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;clkcounta_T(9) <= ((alreadystoredcnt(0) AND resetclk(0) AND clkcounta(9))
  193. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (resetclk(0) AND NOT HZIN AND clkcounta(9))
  194. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT resetclk(0) AND clkcounta(0) AND clkcounta(1) AND
  195. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND
  196. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(6) AND clkcounta(7) AND clkcounta(8))
  197. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(0) AND
  198. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(1) AND clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND
  199. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(5) AND clkcounta(6) AND clkcounta(7) AND clkcounta(8)));
  200. </td></tr><tr><td>
  201. FTCPE_clkcounta10: FTCPE port map (clkcounta(10),clkcounta_T(10),XSTALIN,'0','0');
  202. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;clkcounta_T(10) <= ((alreadystoredcnt(0) AND resetclk(0) AND
  203. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(10))
  204. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (resetclk(0) AND NOT HZIN AND clkcounta(10))
  205. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT resetclk(0) AND clkcounta(0) AND clkcounta(1) AND
  206. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND
  207. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(6) AND clkcounta(7) AND clkcounta(8) AND clkcounta(9))
  208. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(0) AND
  209. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(1) AND clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND
  210. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(5) AND clkcounta(6) AND clkcounta(7) AND clkcounta(8) AND
  211. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(9)));
  212. </td></tr><tr><td>
  213. FTCPE_clkcounta11: FTCPE port map (clkcounta(11),clkcounta_T(11),XSTALIN,'0','0');
  214. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;clkcounta_T(11) <= ((alreadystoredcnt(0) AND resetclk(0) AND
  215. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(11))
  216. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (resetclk(0) AND NOT HZIN AND clkcounta(11))
  217. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT resetclk(0) AND clkcounta(0) AND clkcounta(10) AND
  218. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(1) AND clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND
  219. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(5) AND clkcounta(6) AND clkcounta(7) AND clkcounta(8) AND
  220. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(9))
  221. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(0) AND
  222. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(10) AND clkcounta(1) AND clkcounta(2) AND clkcounta(3) AND
  223. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(4) AND clkcounta(5) AND clkcounta(6) AND clkcounta(7) AND
  224. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(8) AND clkcounta(9)));
  225. </td></tr><tr><td>
  226. FTCPE_clkcounta12: FTCPE port map (clkcounta(12),clkcounta_T(12),XSTALIN,'0','0');
  227. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;clkcounta_T(12) <= ((alreadystoredcnt(0) AND resetclk(0) AND
  228. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(12))
  229. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (resetclk(0) AND NOT HZIN AND clkcounta(12))
  230. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT resetclk(0) AND clkcounta(0) AND clkcounta(10) AND
  231. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(11) AND clkcounta(1) AND clkcounta(2) AND clkcounta(3) AND
  232. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(4) AND clkcounta(5) AND clkcounta(6) AND clkcounta(7) AND
  233. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(8) AND clkcounta(9))
  234. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(0) AND
  235. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(10) AND clkcounta(11) AND clkcounta(1) AND clkcounta(2) AND
  236. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND clkcounta(6) AND
  237. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; clkcounta(7) AND clkcounta(8) AND clkcounta(9)));
  238. </td></tr><tr><td>
  239. FDCPE_resetclk0: FDCPE port map (resetclk(0),resetclk_D(0),XSTALIN,'0','0');
  240. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;resetclk_D(0) <= (NOT alreadystoredcnt(0) AND HZIN);
  241. </td></tr><tr><td>
  242. FDCPE_storecounta1: FDCPE port map (storecounta(1),storecounta_D(1),XSTALIN,'0','0');
  243. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;storecounta_D(1) <= ((LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  244. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  245. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND NOT resetclk(0) AND storecounta(2))
  246. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND NOT resetclk(0) AND storecounta(1))
  247. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND NOT alreadystoredcnt(0) AND storecounta(2) AND
  248. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; HZIN)
  249. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND NOT alreadystoredcnt(0) AND storecounta(1) AND
  250. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; HZIN));
  251. </td></tr><tr><td>
  252. FDCPE_storecounta2: FDCPE port map (storecounta(2),storecounta_D(2),XSTALIN,'0','0');
  253. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;storecounta_D(2) <= ((NOT LED(6) AND storecounta(2))
  254. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  255. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartskip(0) AND NOT HZIN)
  256. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND storecounta(3))
  257. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (alreadystoredcnt(0) AND resetclk(0))
  258. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (resetclk(0) AND NOT HZIN));
  259. </td></tr><tr><td>
  260. FDCPE_storecounta3: FDCPE port map (storecounta(3),storecounta_D(3),XSTALIN,'0','0');
  261. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;storecounta_D(3) <= ((NOT LED(6) AND alreadystoredcnt(0) AND storecounta(3))
  262. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND storecounta(3) AND NOT HZIN)
  263. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  264. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  265. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND alreadystoredcnt(0) AND storecounta(4))
  266. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND storecounta(4) AND NOT HZIN)
  267. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(0)));
  268. </td></tr><tr><td>
  269. FDCPE_storecounta4: FDCPE port map (storecounta(4),storecounta_D(4),XSTALIN,'0','0');
  270. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;storecounta_D(4) <= ((NOT LED(6) AND storecounta(4) AND NOT HZIN)
  271. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  272. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  273. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND alreadystoredcnt(0) AND storecounta(5))
  274. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND storecounta(5) AND NOT HZIN)
  275. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND alreadystoredcnt(0) AND storecounta(4))
  276. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(1)));
  277. </td></tr><tr><td>
  278. FDCPE_storecounta5: FDCPE port map (storecounta(5),storecounta_D(5),XSTALIN,'0','0');
  279. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;storecounta_D(5) <= ((NOT LED(6) AND alreadystoredcnt(0) AND storecounta(5))
  280. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND storecounta(5) AND NOT HZIN)
  281. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  282. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  283. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND alreadystoredcnt(0) AND storecounta(6))
  284. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND storecounta(6) AND NOT HZIN)
  285. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(2)));
  286. </td></tr><tr><td>
  287. FDCPE_storecounta6: FDCPE port map (storecounta(6),storecounta_D(6),XSTALIN,'0','0');
  288. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;storecounta_D(6) <= ((NOT LED(6) AND storecounta(6) AND NOT HZIN)
  289. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  290. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  291. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND LED(0) AND alreadystoredcnt(0))
  292. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND LED(0) AND NOT HZIN)
  293. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND alreadystoredcnt(0) AND storecounta(6))
  294. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(3)));
  295. </td></tr><tr><td>
  296. FDCPE_storecounta13: FDCPE port map (storecounta(13),storecounta_D(13),XSTALIN,'0','0');
  297. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;storecounta_D(13) <= ((NOT LED(6) AND storecounta(13) AND NOT HZIN)
  298. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  299. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  300. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND alreadystoredcnt(0) AND storecounta(14))
  301. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND storecounta(14) AND NOT HZIN)
  302. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND alreadystoredcnt(0) AND storecounta(13))
  303. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(10)));
  304. </td></tr><tr><td>
  305. FDCPE_storecounta14: FDCPE port map (storecounta(14),storecounta_D(14),XSTALIN,'0','0');
  306. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;storecounta_D(14) <= ((NOT LED(6) AND alreadystoredcnt(0) AND storecounta(14))
  307. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND storecounta(14) AND NOT HZIN)
  308. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(11))
  309. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  310. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  311. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND alreadystoredcnt(0) AND storecounta(15))
  312. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND storecounta(15) AND NOT HZIN));
  313. </td></tr><tr><td>
  314. FDCPE_storecounta15: FDCPE port map (storecounta(15),storecounta_D(15),XSTALIN,'0','0');
  315. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;storecounta_D(15) <= ((NOT LED(6) AND storecounta(15) AND NOT HZIN)
  316. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  317. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  318. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND alreadystoredcnt(0) AND storecounta(16))
  319. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND storecounta(16) AND NOT HZIN)
  320. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND alreadystoredcnt(0) AND storecounta(15))
  321. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND HZIN AND clkcounta(12)));
  322. </td></tr><tr><td>
  323. FDCPE_storecounta16: FDCPE port map (storecounta(16),storecounta_D(16),XSTALIN,'0','0');
  324. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;storecounta_D(16) <= ((LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  325. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartskip(0) AND NOT HZIN)
  326. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND storecounta(17))
  327. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND storecounta(16))
  328. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (alreadystoredcnt(0) AND resetclk(0))
  329. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (resetclk(0) AND NOT HZIN));
  330. </td></tr><tr><td>
  331. FDCPE_storecounta17: FDCPE port map (storecounta(17),storecounta_D(17),XSTALIN,'0','0');
  332. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;storecounta_D(17) <= ((NOT LED(6) AND NOT alreadystoredcnt(0) AND storecounta(17) AND
  333. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; HZIN)
  334. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  335. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN)
  336. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND NOT resetclk(0) AND storecounta(18))
  337. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(6) AND NOT resetclk(0) AND storecounta(17))
  338. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND NOT alreadystoredcnt(0) AND storecounta(18) AND
  339. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; HZIN));
  340. </td></tr><tr><td>
  341. FDCPE_storecounta18: FDCPE port map (storecounta(18),storecounta_D(18),XSTALIN,'0','0');
  342. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;storecounta_D(18) <= ((LED(6) AND NOT alreadystoredcnt(0) AND HZIN)
  343. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT alreadystoredcnt(0) AND storecounta(18) AND HZIN)
  344. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND alreadystoredcnt(0) AND NOT resetclk(0) AND
  345. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartskip(0) AND NOT HZIN)
  346. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND NOT resetclk(0))
  347. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT resetclk(0) AND storecounta(18)));
  348. </td></tr><tr><td>
  349. FTCPE_uartctr0: FTCPE port map (uartctr(0),uartctr_T(0),XSTALIN,'0','0');
  350. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;uartctr_T(0) <= ((LED(7) AND LED(6) AND alreadystoredcnt(0) AND
  351. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartctr(0) AND uartctr(1) AND uartctr(2) AND
  352. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(3) AND uartctr(4))
  353. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(7) AND LED(6) AND alreadystoredcnt(0) AND
  354. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0))
  355. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND NOT alreadystoredcnt(0) AND NOT resetclk(0) AND
  356. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(0) AND uartctr(1) AND uartctr(2) AND uartctr(3) AND
  357. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(4) AND NOT HZIN));
  358. </td></tr><tr><td>
  359. FTCPE_uartctr1: FTCPE port map (uartctr(1),uartctr_T(1),XSTALIN,'0','0');
  360. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;uartctr_T(1) <= ((NOT LED(7) AND LED(6) AND alreadystoredcnt(0) AND
  361. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND uartctr(0))
  362. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND LED(6) AND alreadystoredcnt(0) AND
  363. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartctr(0) AND uartctr(1) AND uartctr(2) AND
  364. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(3) AND uartctr(4))
  365. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND NOT alreadystoredcnt(0) AND NOT resetclk(0) AND
  366. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(0) AND uartctr(1) AND uartctr(2) AND uartctr(3) AND
  367. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(4) AND NOT HZIN));
  368. </td></tr><tr><td>
  369. FTCPE_uartctr2: FTCPE port map (uartctr(2),uartctr_T(2),XSTALIN,'0','0');
  370. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;uartctr_T(2) <= ((NOT LED(7) AND LED(6) AND alreadystoredcnt(0) AND
  371. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND uartctr(0) AND uartctr(1))
  372. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND LED(6) AND alreadystoredcnt(0) AND
  373. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartctr(0) AND uartctr(1) AND uartctr(2) AND
  374. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(3) AND uartctr(4))
  375. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND NOT alreadystoredcnt(0) AND NOT resetclk(0) AND
  376. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(0) AND uartctr(1) AND uartctr(2) AND uartctr(3) AND
  377. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(4) AND NOT HZIN));
  378. </td></tr><tr><td>
  379. FTCPE_uartctr3: FTCPE port map (uartctr(3),uartctr_T(3),XSTALIN,'0','0');
  380. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;uartctr_T(3) <= ((NOT LED(7) AND LED(6) AND alreadystoredcnt(0) AND
  381. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND uartctr(0) AND uartctr(1) AND
  382. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(2))
  383. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND LED(6) AND alreadystoredcnt(0) AND
  384. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartctr(0) AND uartctr(1) AND uartctr(2) AND
  385. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(3) AND uartctr(4))
  386. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND NOT alreadystoredcnt(0) AND NOT resetclk(0) AND
  387. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(0) AND uartctr(1) AND uartctr(2) AND uartctr(3) AND
  388. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(4) AND NOT HZIN));
  389. </td></tr><tr><td>
  390. FTCPE_uartctr4: FTCPE port map (uartctr(4),uartctr_T(4),XSTALIN,'0','0');
  391. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;uartctr_T(4) <= ((LED(7) AND LED(6) AND alreadystoredcnt(0) AND
  392. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartctr(0) AND uartctr(1) AND uartctr(2) AND
  393. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(3) AND uartctr(4))
  394. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (NOT LED(7) AND LED(6) AND alreadystoredcnt(0) AND
  395. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND uartctr(0) AND uartctr(1) AND
  396. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(2) AND uartctr(3))
  397. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(6) AND NOT alreadystoredcnt(0) AND NOT resetclk(0) AND
  398. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(0) AND uartctr(1) AND uartctr(2) AND uartctr(3) AND
  399. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; uartctr(4) AND NOT HZIN));
  400. </td></tr><tr><td>
  401. FTCPE_uartskip0: FTCPE port map (uartskip(0),uartskip_T(0),XSTALIN,'0','0');
  402. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;uartskip_T(0) <= ((NOT LED(7) AND alreadystoredcnt(0) AND NOT resetclk(0) AND
  403. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT uartskip(0))
  404. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; OR (LED(7) AND NOT LED(6) AND alreadystoredcnt(0) AND
  405. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; NOT resetclk(0) AND uartskip(0) AND NOT HZIN));
  406. </td></tr><tr><td>
  407. Register Legend:
  408. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; FDCPE (Q,D,C,CLR,PRE,CE);
  409. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; FTCPE (Q,D,C,CLR,PRE,CE);
  410. <br/>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp; LDCP (Q,D,G,CLR,PRE);
  411. </td></tr><tr><td>
  412. </td></tr>
  413. </table>
  414. <form><span class="pgRef"><table width="90%" align="center"><tr>
  415. <td align="left"><input type="button" onclick="javascript:parent.leftnav.showTop()" onmouseover="window.status='goto top of page'; return true;" onmouseout="window.status=''" value="back to top"></td>
  416. <td align="right"><input type="button" onclick="window.print()" onmouseover="window.status='print page'; return true;" onmouseout="window.status=''" value="print page"></td>
  417. </tr></table></span></form>
  418. </body></html>