You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

1060 lines
60 KiB

3 years ago
  1. cpldfit: version P.20131013 Xilinx Inc.
  2. Fitter Report
  3. Design Name: counta Date: 7-14-2020, 1:00AM
  4. Device Used: XC9572XL-5-VQ44
  5. Fitting Status: Successful
  6. ************************* Mapped Resource Summary **************************
  7. Macrocells Product Terms Function Block Registers Pins
  8. Used/Tot Used/Tot Inps Used/Tot Used/Tot Used/Tot
  9. 70 /72 ( 97%) 186 /360 ( 52%) 166/216 ( 77%) 70 /72 ( 97%) 11 /34 ( 32%)
  10. ** Function Block Resources **
  11. Function Mcells FB Inps Pterms IO
  12. Block Used/Tot Used/Tot Used/Tot Used/Tot
  13. FB1 18/18* 33/54 38/90 7/ 9
  14. FB2 18/18* 46/54 54/90 0/ 9
  15. FB3 18/18* 45/54 49/90 2/ 9
  16. FB4 16/18 42/54 45/90 2/ 7
  17. ----- ----- ----- -----
  18. 70/72 166/216 186/360 11/34
  19. * - Resource is exhausted
  20. ** Global Control Resources **
  21. Global clock net(s) unused.
  22. Global output enable net(s) unused.
  23. Global set/reset net(s) unused.
  24. ** Pin Resources **
  25. Signal Type Required Mapped | Pin Type Used Total
  26. ------------------------------------|------------------------------------
  27. Input : 2 2 | I/O : 8 28
  28. Output : 9 9 | GCK/IO : 3 3
  29. Bidirectional : 0 0 | GTS/IO : 0 2
  30. GCK : 0 0 | GSR/IO : 0 1
  31. GTS : 0 0 |
  32. GSR : 0 0 |
  33. ---- ----
  34. Total 11 11
  35. ** Power Data **
  36. There are 70 macrocells in high performance mode (MCHP).
  37. There are 0 macrocells in low power mode (MCLP).
  38. End of Mapped Resource Summary
  39. ************************** Errors and Warnings ***************************
  40. WARNING:Cpld - Unable to retrieve the path to the iSE Project Repository. Will
  41. use the default filename of 'counta.ise'.
  42. WARNING:Cpld:1007 - Removing unused input(s) 'SWITCH'. The input(s) are unused
  43. after optimization. Please verify functionality via simulation.
  44. ************************* Summary of Mapped Logic ************************
  45. ** 9 Outputs **
  46. Signal Total Total Loc Pin Pin Pin Pwr Slew Reg Init
  47. Name Pts Inps No. Type Use Mode Rate State
  48. LED<0> 2 19 FB1_6 41 I/O O STD FAST RESET
  49. LED<1> 2 20 FB1_8 42 I/O O STD FAST RESET
  50. LED<2> 2 21 FB1_9 43 GCK/I/O O STD FAST RESET
  51. LED<3> 2 22 FB1_11 44 GCK/I/O O STD FAST RESET
  52. LED<4> 2 23 FB1_14 1 GCK/I/O O STD FAST RESET
  53. LED<5> 2 24 FB1_15 2 I/O O STD FAST RESET
  54. LED<6> 2 25 FB1_17 3 I/O O STD FAST RESET
  55. LED<7> 2 26 FB3_2 5 I/O O STD FAST RESET
  56. TX 7 20 FB3_5 6 I/O O STD FAST RESET
  57. ** 61 Buried Nodes **
  58. Signal Total Total Loc Pwr Reg Init
  59. Name Pts Inps Mode State
  60. clkcounta<9> 2 10 FB1_1 STD RESET
  61. clkcounta<8> 2 9 FB1_2 STD RESET
  62. clkcounta<7> 2 8 FB1_3 STD RESET
  63. clkcounta<6> 2 7 FB1_4 STD RESET
  64. clkcounta<5> 2 6 FB1_5 STD RESET
  65. clkcounta<4> 2 5 FB1_7 STD RESET
  66. clkcounta<3> 2 4 FB1_10 STD RESET
  67. clkcounta<2> 2 3 FB1_12 STD RESET
  68. clkcounta<1> 2 2 FB1_13 STD RESET
  69. testhzctr<7> 3 9 FB1_16 STD RESET
  70. testhzctr<6> 3 8 FB1_18 STD RESET
  71. storecounta<25> 3 29 FB2_1 STD RESET
  72. storecounta<24> 3 29 FB2_2 STD RESET
  73. storecounta<23> 3 29 FB2_3 STD RESET
  74. storecounta<22> 3 29 FB2_4 STD RESET
  75. storecounta<21> 3 29 FB2_5 STD RESET
  76. storecounta<20> 3 29 FB2_6 STD RESET
  77. storecounta<1> 3 29 FB2_7 STD RESET
  78. storecounta<19> 3 29 FB2_8 STD RESET
  79. storecounta<18> 3 29 FB2_9 STD RESET
  80. storecounta<17> 3 29 FB2_10 STD RESET
  81. storecounta<16> 3 29 FB2_11 STD RESET
  82. storecounta<15> 3 29 FB2_12 STD RESET
  83. storecounta<14> 3 29 FB2_13 STD RESET
  84. storecounta<13> 3 29 FB2_14 STD RESET
  85. storecounta<12> 3 29 FB2_15 STD RESET
  86. storecounta<11> 3 29 FB2_16 STD RESET
  87. storecounta<10> 3 29 FB2_17 STD RESET
  88. storecounta<0> 3 29 FB2_18 STD RESET
  89. clkcounta<17> 2 18 FB3_1 STD RESET
  90. clkcounta<16> 2 17 FB3_3 STD RESET
  91. clkcounta<15> 2 16 FB3_4 STD RESET
  92. clkcounta<14> 2 15 FB3_6 STD RESET
  93. clkcounta<13> 2 14 FB3_7 STD RESET
  94. clkcounta<12> 2 13 FB3_8 STD RESET
  95. clkcounta<11> 2 12 FB3_9 STD RESET
  96. clkcounta<10> 2 11 FB3_10 STD RESET
  97. testhzctr<9> 3 11 FB3_11 STD RESET
  98. testhzctr<8> 3 10 FB3_12 STD RESET
  99. testhzctr<15> 3 17 FB3_13 STD RESET
  100. Signal Total Total Loc Pwr Reg Init
  101. Name Pts Inps Mode State
  102. testhzctr<14> 3 16 FB3_14 STD RESET
  103. testhzctr<13> 3 15 FB3_15 STD RESET
  104. testhzctr<12> 3 14 FB3_16 STD RESET
  105. testhzctr<11> 3 13 FB3_17 STD RESET
  106. testhzctr<10> 3 12 FB3_18 STD RESET
  107. clkcounta<0> 1 1 FB4_3 STD RESET
  108. testhzctr<0> 2 2 FB4_4 STD RESET
  109. uartnow<0> 3 29 FB4_5 STD RESET
  110. testhzctr<5> 3 7 FB4_6 STD RESET
  111. testhzctr<4> 3 6 FB4_7 STD RESET
  112. testhzctr<3> 3 5 FB4_8 STD RESET
  113. testhzctr<2> 3 4 FB4_9 STD RESET
  114. testhzctr<1> 3 3 FB4_10 STD RESET
  115. storecounta<9> 3 29 FB4_11 STD RESET
  116. storecounta<8> 3 29 FB4_12 STD RESET
  117. storecounta<7> 3 29 FB4_13 STD RESET
  118. storecounta<6> 3 29 FB4_14 STD RESET
  119. storecounta<5> 3 29 FB4_15 STD RESET
  120. storecounta<4> 3 29 FB4_16 STD RESET
  121. storecounta<3> 3 29 FB4_17 STD RESET
  122. storecounta<2> 3 29 FB4_18 STD RESET
  123. ** 2 Inputs **
  124. Signal Loc Pin Pin Pin
  125. Name No. Type Use
  126. XSTALIN FB4_5 20 I/O I
  127. HZIN FB4_8 21 I/O I
  128. Legend:
  129. Pin No. - ~ - User Assigned
  130. ************************** Function Block Details ************************
  131. Legend:
  132. Total Pt - Total product terms used by the macrocell signal
  133. Imp Pt - Product terms imported from other macrocells
  134. Exp Pt - Product terms exported to other macrocells
  135. in direction shown
  136. Unused Pt - Unused local product terms remaining in macrocell
  137. Loc - Location where logic was mapped in device
  138. Pin Type/Use - I - Input GCK - Global Clock
  139. O - Output GTS - Global Output Enable
  140. (b) - Buried macrocell GSR - Global Set/Reset
  141. X - Signal used as input to the macrocell logic.
  142. Pin No. - ~ - User Assigned
  143. *********************************** FB1 ***********************************
  144. Number of function block inputs used/remaining: 33/21
  145. Number of signals used by logic mapping into function block: 33
  146. Signal Total Imp Exp Unused Loc Pin Pin Pin
  147. Name Pt Pt Pt Pt # Type Use
  148. clkcounta<9> 2 0 0 3 FB1_1 (b) (b)
  149. clkcounta<8> 2 0 0 3 FB1_2 39 I/O (b)
  150. clkcounta<7> 2 0 0 3 FB1_3 (b) (b)
  151. clkcounta<6> 2 0 0 3 FB1_4 (b) (b)
  152. clkcounta<5> 2 0 0 3 FB1_5 40 I/O (b)
  153. LED<0> 2 0 0 3 FB1_6 41 I/O O
  154. clkcounta<4> 2 0 0 3 FB1_7 (b) (b)
  155. LED<1> 2 0 0 3 FB1_8 42 I/O O
  156. LED<2> 2 0 0 3 FB1_9 43 GCK/I/O O
  157. clkcounta<3> 2 0 0 3 FB1_10 (b) (b)
  158. LED<3> 2 0 0 3 FB1_11 44 GCK/I/O O
  159. clkcounta<2> 2 0 0 3 FB1_12 (b) (b)
  160. clkcounta<1> 2 0 0 3 FB1_13 (b) (b)
  161. LED<4> 2 0 0 3 FB1_14 1 GCK/I/O O
  162. LED<5> 2 0 0 3 FB1_15 2 I/O O
  163. testhzctr<7> 3 0 0 2 FB1_16 (b) (b)
  164. LED<6> 2 0 0 3 FB1_17 3 I/O O
  165. testhzctr<6> 3 0 0 2 FB1_18 (b) (b)
  166. Signals Used by Logic in Function Block
  167. 1: HZIN 12: clkcounta<12> 23: clkcounta<6>
  168. 2: LED<0> 13: clkcounta<13> 24: clkcounta<7>
  169. 3: LED<1> 14: clkcounta<14> 25: clkcounta<8>
  170. 4: LED<2> 15: clkcounta<15> 26: clkcounta<9>
  171. 5: LED<3> 16: clkcounta<16> 27: testhzctr<0>
  172. 6: LED<4> 17: clkcounta<17> 28: testhzctr<1>
  173. 7: LED<5> 18: clkcounta<1> 29: testhzctr<2>
  174. 8: XSTALIN 19: clkcounta<2> 30: testhzctr<3>
  175. 9: clkcounta<0> 20: clkcounta<3> 31: testhzctr<4>
  176. 10: clkcounta<10> 21: clkcounta<4> 32: testhzctr<5>
  177. 11: clkcounta<11> 22: clkcounta<5> 33: testhzctr<6>
  178. Signal 1 2 3 4 FB
  179. Name 0----+----0----+----0----+----0----+----0 Inputs
  180. clkcounta<9> .......XX........XXXXXXXX............... 10
  181. clkcounta<8> .......XX........XXXXXXX................ 9
  182. clkcounta<7> .......XX........XXXXXX................. 8
  183. clkcounta<6> .......XX........XXXXX.................. 7
  184. clkcounta<5> .......XX........XXXX................... 6
  185. LED<0> .......XXXXXXXXXXXXXXXXXXX.............. 19
  186. clkcounta<4> .......XX........XXX.................... 5
  187. LED<1> .X.....XXXXXXXXXXXXXXXXXXX.............. 20
  188. LED<2> .XX....XXXXXXXXXXXXXXXXXXX.............. 21
  189. clkcounta<3> .......XX........XX..................... 4
  190. LED<3> .XXX...XXXXXXXXXXXXXXXXXXX.............. 22
  191. clkcounta<2> .......XX........X...................... 3
  192. clkcounta<1> .......XX............................... 2
  193. LED<4> .XXXX..XXXXXXXXXXXXXXXXXXX.............. 23
  194. LED<5> .XXXXX.XXXXXXXXXXXXXXXXXXX.............. 24
  195. testhzctr<7> X......X..................XXXXXXX....... 9
  196. LED<6> .XXXXXXXXXXXXXXXXXXXXXXXXX.............. 25
  197. testhzctr<6> X......X..................XXXXXX........ 8
  198. 0----+----1----+----2----+----3----+----4
  199. 0 0 0 0
  200. *********************************** FB2 ***********************************
  201. Number of function block inputs used/remaining: 46/8
  202. Number of signals used by logic mapping into function block: 46
  203. Signal Total Imp Exp Unused Loc Pin Pin Pin
  204. Name Pt Pt Pt Pt # Type Use
  205. storecounta<25> 3 0 0 2 FB2_1 (b) (b)
  206. storecounta<24> 3 0 0 2 FB2_2 29 I/O (b)
  207. storecounta<23> 3 0 0 2 FB2_3 (b) (b)
  208. storecounta<22> 3 0 0 2 FB2_4 (b) (b)
  209. storecounta<21> 3 0 0 2 FB2_5 30 I/O (b)
  210. storecounta<20> 3 0 0 2 FB2_6 31 I/O (b)
  211. storecounta<1> 3 0 0 2 FB2_7 (b) (b)
  212. storecounta<19> 3 0 0 2 FB2_8 32 I/O (b)
  213. storecounta<18> 3 0 0 2 FB2_9 33 GSR/I/O (b)
  214. storecounta<17> 3 0 0 2 FB2_10 (b) (b)
  215. storecounta<16> 3 0 0 2 FB2_11 34 GTS/I/O (b)
  216. storecounta<15> 3 0 0 2 FB2_12 (b) (b)
  217. storecounta<14> 3 0 0 2 FB2_13 (b) (b)
  218. storecounta<13> 3 0 0 2 FB2_14 36 GTS/I/O (b)
  219. storecounta<12> 3 0 0 2 FB2_15 37 I/O (b)
  220. storecounta<11> 3 0 0 2 FB2_16 (b) (b)
  221. storecounta<10> 3 0 0 2 FB2_17 38 I/O (b)
  222. storecounta<0> 3 0 0 2 FB2_18 (b) (b)
  223. Signals Used by Logic in Function Block
  224. 1: HZIN 17: clkcounta<15> 32: storecounta<1>
  225. 2: LED<0> 18: clkcounta<16> 33: storecounta<20>
  226. 3: LED<1> 19: clkcounta<17> 34: storecounta<21>
  227. 4: LED<2> 20: clkcounta<1> 35: storecounta<22>
  228. 5: LED<3> 21: storecounta<0> 36: storecounta<23>
  229. 6: LED<4> 22: storecounta<10> 37: storecounta<24>
  230. 7: LED<5> 23: storecounta<11> 38: storecounta<25>
  231. 8: LED<6> 24: storecounta<12> 39: storecounta<2>
  232. 9: LED<7> 25: storecounta<13> 40: storecounta<3>
  233. 10: XSTALIN 26: storecounta<14> 41: storecounta<4>
  234. 11: clkcounta<0> 27: storecounta<15> 42: storecounta<5>
  235. 12: clkcounta<10> 28: storecounta<16> 43: storecounta<6>
  236. 13: clkcounta<11> 29: storecounta<17> 44: storecounta<7>
  237. 14: clkcounta<12> 30: storecounta<18> 45: storecounta<8>
  238. 15: clkcounta<13> 31: storecounta<19> 46: storecounta<9>
  239. 16: clkcounta<14>
  240. Signal 1 2 3 4 5 FB
  241. Name 0----+----0----+----0----+----0----+----0----+----0 Inputs
  242. storecounta<25> X.......XX..........XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  243. storecounta<24> X......X.X..........XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  244. storecounta<23> X.....X..X..........XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  245. storecounta<22> X....X...X..........XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  246. storecounta<21> X...X....X..........XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  247. storecounta<20> X..X.....X..........XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  248. storecounta<1> X........X.........XXXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  249. storecounta<19> X.X......X..........XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  250. storecounta<18> XX.......X..........XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  251. storecounta<17> X........X........X.XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  252. storecounta<16> X........X.......X..XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  253. storecounta<15> X........X......X...XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  254. storecounta<14> X........X.....X....XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  255. storecounta<13> X........X....X.....XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  256. storecounta<12> X........X...X......XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  257. storecounta<11> X........X..X.......XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  258. storecounta<10> X........X.X........XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  259. storecounta<0> X........XX.........XXXXXXXXXXXXXXXXXXXXXXXXXX.... 29
  260. 0----+----1----+----2----+----3----+----4----+----5
  261. 0 0 0 0 0
  262. *********************************** FB3 ***********************************
  263. Number of function block inputs used/remaining: 45/9
  264. Number of signals used by logic mapping into function block: 45
  265. Signal Total Imp Exp Unused Loc Pin Pin Pin
  266. Name Pt Pt Pt Pt # Type Use
  267. clkcounta<17> 2 0 0 3 FB3_1 (b) (b)
  268. LED<7> 2 0 0 3 FB3_2 5 I/O O
  269. clkcounta<16> 2 0 0 3 FB3_3 (b) (b)
  270. clkcounta<15> 2 0 \/1 2 FB3_4 (b) (b)
  271. TX 7 2<- 0 0 FB3_5 6 I/O O
  272. clkcounta<14> 2 0 /\1 2 FB3_6 (b) (b)
  273. clkcounta<13> 2 0 0 3 FB3_7 (b) (b)
  274. clkcounta<12> 2 0 0 3 FB3_8 7 I/O (b)
  275. clkcounta<11> 2 0 0 3 FB3_9 8 I/O (b)
  276. clkcounta<10> 2 0 0 3 FB3_10 (b) (b)
  277. testhzctr<9> 3 0 0 2 FB3_11 12 I/O (b)
  278. testhzctr<8> 3 0 0 2 FB3_12 (b) (b)
  279. testhzctr<15> 3 0 0 2 FB3_13 (b) (b)
  280. testhzctr<14> 3 0 0 2 FB3_14 13 I/O (b)
  281. testhzctr<13> 3 0 0 2 FB3_15 14 I/O (b)
  282. testhzctr<12> 3 0 0 2 FB3_16 18 I/O (b)
  283. testhzctr<11> 3 0 0 2 FB3_17 16 I/O (b)
  284. testhzctr<10> 3 0 0 2 FB3_18 (b) (b)
  285. Signals Used by Logic in Function Block
  286. 1: HZIN 16: clkcounta<14> 31: testhzctr<11>
  287. 2: LED<0> 17: clkcounta<15> 32: testhzctr<12>
  288. 3: LED<1> 18: clkcounta<16> 33: testhzctr<13>
  289. 4: LED<2> 19: clkcounta<17> 34: testhzctr<14>
  290. 5: LED<3> 20: clkcounta<1> 35: testhzctr<15>
  291. 6: LED<4> 21: clkcounta<2> 36: testhzctr<1>
  292. 7: LED<5> 22: clkcounta<3> 37: testhzctr<2>
  293. 8: LED<6> 23: clkcounta<4> 38: testhzctr<3>
  294. 9: TX 24: clkcounta<5> 39: testhzctr<4>
  295. 10: XSTALIN 25: clkcounta<6> 40: testhzctr<5>
  296. 11: clkcounta<0> 26: clkcounta<7> 41: testhzctr<6>
  297. 12: clkcounta<10> 27: clkcounta<8> 42: testhzctr<7>
  298. 13: clkcounta<11> 28: clkcounta<9> 43: testhzctr<8>
  299. 14: clkcounta<12> 29: testhzctr<0> 44: testhzctr<9>
  300. 15: clkcounta<13> 30: testhzctr<10> 45: uartnow<0>
  301. Signal 1 2 3 4 5 FB
  302. Name 0----+----0----+----0----+----0----+----0----+----0 Inputs
  303. clkcounta<17> .........XXXXXXXXX.XXXXXXXXX...................... 18
  304. LED<7> .XXXXXXX.XXXXXXXXXXXXXXXXXXX...................... 26
  305. clkcounta<16> .........XXXXXXXX..XXXXXXXXX...................... 17
  306. clkcounta<15> .........XXXXXXX...XXXXXXXXX...................... 16
  307. TX X.......XX..................XXXXXXXXXXXXXXXXX..... 20
  308. clkcounta<14> .........XXXXXX....XXXXXXXXX...................... 15
  309. clkcounta<13> .........XXXXX.....XXXXXXXXX...................... 14
  310. clkcounta<12> .........XXXX......XXXXXXXXX...................... 13
  311. clkcounta<11> .........XXX.......XXXXXXXXX...................... 12
  312. clkcounta<10> .........XX........XXXXXXXXX...................... 11
  313. testhzctr<9> X........X..................X......XXXXXXXX....... 11
  314. testhzctr<8> X........X..................X......XXXXXXX........ 10
  315. testhzctr<15> X........X..................XXXXXX.XXXXXXXXX...... 17
  316. testhzctr<14> X........X..................XXXXX..XXXXXXXXX...... 16
  317. testhzctr<13> X........X..................XXXX...XXXXXXXXX...... 15
  318. testhzctr<12> X........X..................XXX....XXXXXXXXX...... 14
  319. testhzctr<11> X........X..................XX.....XXXXXXXXX...... 13
  320. testhzctr<10> X........X..................X......XXXXXXXXX...... 12
  321. 0----+----1----+----2----+----3----+----4----+----5
  322. 0 0 0 0 0
  323. *********************************** FB4 ***********************************
  324. Number of function block inputs used/remaining: 42/12
  325. Number of signals used by logic mapping into function block: 42
  326. Signal Total Imp Exp Unused Loc Pin Pin Pin
  327. Name Pt Pt Pt Pt # Type Use
  328. (unused) 0 0 0 5 FB4_1 (b)
  329. (unused) 0 0 0 5 FB4_2 19 I/O
  330. clkcounta<0> 1 0 0 4 FB4_3 (b) (b)
  331. testhzctr<0> 2 0 0 3 FB4_4 (b) (b)
  332. uartnow<0> 3 0 0 2 FB4_5 20 I/O I
  333. testhzctr<5> 3 0 0 2 FB4_6 (b) (b)
  334. testhzctr<4> 3 0 0 2 FB4_7 (b) (b)
  335. testhzctr<3> 3 0 0 2 FB4_8 21 I/O I
  336. testhzctr<2> 3 0 0 2 FB4_9 (b) (b)
  337. testhzctr<1> 3 0 0 2 FB4_10 (b) (b)
  338. storecounta<9> 3 0 0 2 FB4_11 22 I/O (b)
  339. storecounta<8> 3 0 0 2 FB4_12 (b) (b)
  340. storecounta<7> 3 0 0 2 FB4_13 (b) (b)
  341. storecounta<6> 3 0 0 2 FB4_14 23 I/O (b)
  342. storecounta<5> 3 0 0 2 FB4_15 27 I/O (b)
  343. storecounta<4> 3 0 0 2 FB4_16 (b) (b)
  344. storecounta<3> 3 0 0 2 FB4_17 28 I/O (b)
  345. storecounta<2> 3 0 0 2 FB4_18 (b) (b)
  346. Signals Used by Logic in Function Block
  347. 1: HZIN 15: storecounta<13> 29: storecounta<2>
  348. 2: XSTALIN 16: storecounta<14> 30: storecounta<3>
  349. 3: clkcounta<2> 17: storecounta<15> 31: storecounta<4>
  350. 4: clkcounta<3> 18: storecounta<16> 32: storecounta<5>
  351. 5: clkcounta<4> 19: storecounta<17> 33: storecounta<6>
  352. 6: clkcounta<5> 20: storecounta<18> 34: storecounta<7>
  353. 7: clkcounta<6> 21: storecounta<19> 35: storecounta<8>
  354. 8: clkcounta<7> 22: storecounta<1> 36: storecounta<9>
  355. 9: clkcounta<8> 23: storecounta<20> 37: testhzctr<0>
  356. 10: clkcounta<9> 24: storecounta<21> 38: testhzctr<1>
  357. 11: storecounta<0> 25: storecounta<22> 39: testhzctr<2>
  358. 12: storecounta<10> 26: storecounta<23> 40: testhzctr<3>
  359. 13: storecounta<11> 27: storecounta<24> 41: testhzctr<4>
  360. 14: storecounta<12> 28: storecounta<25> 42: uartnow<0>
  361. Signal 1 2 3 4 5 FB
  362. Name 0----+----0----+----0----+----0----+----0----+----0 Inputs
  363. clkcounta<0> .X................................................ 1
  364. testhzctr<0> XX................................................ 2
  365. uartnow<0> XX........XXXXXXXXXXXXXXXXXXXXXXXXXX.....X........ 29
  366. testhzctr<5> XX..................................XXXXX......... 7
  367. testhzctr<4> XX..................................XXXX.......... 6
  368. testhzctr<3> XX..................................XXX........... 5
  369. testhzctr<2> XX..................................XX............ 4
  370. testhzctr<1> XX..................................X............. 3
  371. storecounta<9> XX.......XXXXXXXXXXXXXXXXXXXXXXXXXXX.............. 29
  372. storecounta<8> XX......X.XXXXXXXXXXXXXXXXXXXXXXXXXX.............. 29
  373. storecounta<7> XX.....X..XXXXXXXXXXXXXXXXXXXXXXXXXX.............. 29
  374. storecounta<6> XX....X...XXXXXXXXXXXXXXXXXXXXXXXXXX.............. 29
  375. storecounta<5> XX...X....XXXXXXXXXXXXXXXXXXXXXXXXXX.............. 29
  376. storecounta<4> XX..X.....XXXXXXXXXXXXXXXXXXXXXXXXXX.............. 29
  377. storecounta<3> XX.X......XXXXXXXXXXXXXXXXXXXXXXXXXX.............. 29
  378. storecounta<2> XXX.......XXXXXXXXXXXXXXXXXXXXXXXXXX.............. 29
  379. 0----+----1----+----2----+----3----+----4----+----5
  380. 0 0 0 0 0
  381. ******************************* Equations ********************************
  382. ********** Mapped Logic **********
  383. FTCPE_LED0: FTCPE port map (LED(0),LED_T(0),XSTALIN,'0','0');
  384. LED_T(0) <= (clkcounta(0) AND clkcounta(10) AND clkcounta(11) AND
  385. clkcounta(12) AND clkcounta(13) AND clkcounta(14) AND clkcounta(15) AND
  386. clkcounta(16) AND clkcounta(17) AND clkcounta(1) AND clkcounta(2) AND
  387. clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND clkcounta(6) AND
  388. clkcounta(7) AND clkcounta(8) AND clkcounta(9));
  389. FTCPE_LED1: FTCPE port map (LED(1),LED_T(1),XSTALIN,'0','0');
  390. LED_T(1) <= (LED(0) AND clkcounta(0) AND clkcounta(10) AND
  391. clkcounta(11) AND clkcounta(12) AND clkcounta(13) AND clkcounta(14) AND
  392. clkcounta(15) AND clkcounta(16) AND clkcounta(17) AND clkcounta(1) AND
  393. clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND
  394. clkcounta(6) AND clkcounta(7) AND clkcounta(8) AND clkcounta(9));
  395. FTCPE_LED2: FTCPE port map (LED(2),LED_T(2),XSTALIN,'0','0');
  396. LED_T(2) <= (LED(0) AND LED(1) AND clkcounta(0) AND clkcounta(10) AND
  397. clkcounta(11) AND clkcounta(12) AND clkcounta(13) AND clkcounta(14) AND
  398. clkcounta(15) AND clkcounta(16) AND clkcounta(17) AND clkcounta(1) AND
  399. clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND
  400. clkcounta(6) AND clkcounta(7) AND clkcounta(8) AND clkcounta(9));
  401. FTCPE_LED3: FTCPE port map (LED(3),LED_T(3),XSTALIN,'0','0');
  402. LED_T(3) <= (LED(0) AND LED(1) AND LED(2) AND clkcounta(0) AND
  403. clkcounta(10) AND clkcounta(11) AND clkcounta(12) AND clkcounta(13) AND
  404. clkcounta(14) AND clkcounta(15) AND clkcounta(16) AND clkcounta(17) AND
  405. clkcounta(1) AND clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND
  406. clkcounta(5) AND clkcounta(6) AND clkcounta(7) AND clkcounta(8) AND
  407. clkcounta(9));
  408. FTCPE_LED4: FTCPE port map (LED(4),LED_T(4),XSTALIN,'0','0');
  409. LED_T(4) <= (LED(0) AND LED(1) AND LED(2) AND LED(3) AND
  410. clkcounta(0) AND clkcounta(10) AND clkcounta(11) AND clkcounta(12) AND
  411. clkcounta(13) AND clkcounta(14) AND clkcounta(15) AND clkcounta(16) AND
  412. clkcounta(17) AND clkcounta(1) AND clkcounta(2) AND clkcounta(3) AND
  413. clkcounta(4) AND clkcounta(5) AND clkcounta(6) AND clkcounta(7) AND
  414. clkcounta(8) AND clkcounta(9));
  415. FTCPE_LED5: FTCPE port map (LED(5),LED_T(5),XSTALIN,'0','0');
  416. LED_T(5) <= (LED(0) AND LED(1) AND LED(2) AND LED(3) AND LED(4) AND
  417. clkcounta(0) AND clkcounta(10) AND clkcounta(11) AND clkcounta(12) AND
  418. clkcounta(13) AND clkcounta(14) AND clkcounta(15) AND clkcounta(16) AND
  419. clkcounta(17) AND clkcounta(1) AND clkcounta(2) AND clkcounta(3) AND
  420. clkcounta(4) AND clkcounta(5) AND clkcounta(6) AND clkcounta(7) AND
  421. clkcounta(8) AND clkcounta(9));
  422. FTCPE_LED6: FTCPE port map (LED(6),LED_T(6),XSTALIN,'0','0');
  423. LED_T(6) <= (LED(0) AND LED(1) AND LED(2) AND LED(3) AND LED(4) AND
  424. LED(5) AND clkcounta(0) AND clkcounta(10) AND clkcounta(11) AND
  425. clkcounta(12) AND clkcounta(13) AND clkcounta(14) AND clkcounta(15) AND
  426. clkcounta(16) AND clkcounta(17) AND clkcounta(1) AND clkcounta(2) AND
  427. clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND clkcounta(6) AND
  428. clkcounta(7) AND clkcounta(8) AND clkcounta(9));
  429. FTCPE_LED7: FTCPE port map (LED(7),LED_T(7),XSTALIN,'0','0');
  430. LED_T(7) <= (LED(0) AND LED(1) AND LED(2) AND LED(3) AND LED(4) AND
  431. LED(5) AND LED(6) AND clkcounta(0) AND clkcounta(10) AND
  432. clkcounta(11) AND clkcounta(12) AND clkcounta(13) AND clkcounta(14) AND
  433. clkcounta(15) AND clkcounta(16) AND clkcounta(17) AND clkcounta(1) AND
  434. clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND
  435. clkcounta(6) AND clkcounta(7) AND clkcounta(8) AND clkcounta(9));
  436. FDCPE_TX: FDCPE port map (TX,TX_D,XSTALIN,'0','0');
  437. TX_D <= ((NOT HZIN)
  438. OR (NOT testhzctr(0) AND NOT testhzctr(10) AND NOT testhzctr(11) AND
  439. NOT testhzctr(12) AND NOT testhzctr(13) AND NOT testhzctr(14) AND NOT testhzctr(2) AND
  440. NOT testhzctr(3) AND NOT testhzctr(6) AND NOT testhzctr(7) AND NOT testhzctr(8) AND
  441. NOT testhzctr(9) AND NOT testhzctr(15) AND NOT TX)
  442. OR (NOT testhzctr(10) AND NOT testhzctr(11) AND NOT testhzctr(12) AND
  443. NOT testhzctr(13) AND NOT testhzctr(14) AND NOT testhzctr(1) AND NOT testhzctr(2) AND
  444. NOT testhzctr(3) AND NOT testhzctr(6) AND NOT testhzctr(7) AND NOT testhzctr(8) AND
  445. NOT testhzctr(9) AND NOT testhzctr(15) AND NOT TX)
  446. OR (NOT uartnow(0) AND NOT TX)
  447. OR (NOT testhzctr(10) AND NOT testhzctr(11) AND NOT testhzctr(12) AND
  448. NOT testhzctr(13) AND NOT testhzctr(14) AND NOT testhzctr(4) AND NOT testhzctr(6) AND
  449. NOT testhzctr(7) AND NOT testhzctr(8) AND NOT testhzctr(9) AND NOT testhzctr(15) AND
  450. NOT TX)
  451. OR (NOT testhzctr(10) AND NOT testhzctr(11) AND NOT testhzctr(12) AND
  452. NOT testhzctr(13) AND NOT testhzctr(14) AND NOT testhzctr(5) AND NOT testhzctr(6) AND
  453. NOT testhzctr(7) AND NOT testhzctr(8) AND NOT testhzctr(9) AND NOT testhzctr(15) AND
  454. NOT TX));
  455. FTCPE_clkcounta0: FTCPE port map (clkcounta(0),'1',XSTALIN,'0','0');
  456. FTCPE_clkcounta1: FTCPE port map (clkcounta(1),clkcounta(0),XSTALIN,'0','0');
  457. FTCPE_clkcounta2: FTCPE port map (clkcounta(2),clkcounta_T(2),XSTALIN,'0','0');
  458. clkcounta_T(2) <= (clkcounta(0) AND clkcounta(1));
  459. FTCPE_clkcounta3: FTCPE port map (clkcounta(3),clkcounta_T(3),XSTALIN,'0','0');
  460. clkcounta_T(3) <= (clkcounta(0) AND clkcounta(1) AND clkcounta(2));
  461. FTCPE_clkcounta4: FTCPE port map (clkcounta(4),clkcounta_T(4),XSTALIN,'0','0');
  462. clkcounta_T(4) <= (clkcounta(0) AND clkcounta(1) AND clkcounta(2) AND
  463. clkcounta(3));
  464. FTCPE_clkcounta5: FTCPE port map (clkcounta(5),clkcounta_T(5),XSTALIN,'0','0');
  465. clkcounta_T(5) <= (clkcounta(0) AND clkcounta(1) AND clkcounta(2) AND
  466. clkcounta(3) AND clkcounta(4));
  467. FTCPE_clkcounta6: FTCPE port map (clkcounta(6),clkcounta_T(6),XSTALIN,'0','0');
  468. clkcounta_T(6) <= (clkcounta(0) AND clkcounta(1) AND clkcounta(2) AND
  469. clkcounta(3) AND clkcounta(4) AND clkcounta(5));
  470. FTCPE_clkcounta7: FTCPE port map (clkcounta(7),clkcounta_T(7),XSTALIN,'0','0');
  471. clkcounta_T(7) <= (clkcounta(0) AND clkcounta(1) AND clkcounta(2) AND
  472. clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND clkcounta(6));
  473. FTCPE_clkcounta8: FTCPE port map (clkcounta(8),clkcounta_T(8),XSTALIN,'0','0');
  474. clkcounta_T(8) <= (clkcounta(0) AND clkcounta(1) AND clkcounta(2) AND
  475. clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND clkcounta(6) AND
  476. clkcounta(7));
  477. FTCPE_clkcounta9: FTCPE port map (clkcounta(9),clkcounta_T(9),XSTALIN,'0','0');
  478. clkcounta_T(9) <= (clkcounta(0) AND clkcounta(1) AND clkcounta(2) AND
  479. clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND clkcounta(6) AND
  480. clkcounta(7) AND clkcounta(8));
  481. FTCPE_clkcounta10: FTCPE port map (clkcounta(10),clkcounta_T(10),XSTALIN,'0','0');
  482. clkcounta_T(10) <= (clkcounta(0) AND clkcounta(1) AND clkcounta(2) AND
  483. clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND clkcounta(6) AND
  484. clkcounta(7) AND clkcounta(8) AND clkcounta(9));
  485. FTCPE_clkcounta11: FTCPE port map (clkcounta(11),clkcounta_T(11),XSTALIN,'0','0');
  486. clkcounta_T(11) <= (clkcounta(0) AND clkcounta(10) AND clkcounta(1) AND
  487. clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND
  488. clkcounta(6) AND clkcounta(7) AND clkcounta(8) AND clkcounta(9));
  489. FTCPE_clkcounta12: FTCPE port map (clkcounta(12),clkcounta_T(12),XSTALIN,'0','0');
  490. clkcounta_T(12) <= (clkcounta(0) AND clkcounta(10) AND clkcounta(11) AND
  491. clkcounta(1) AND clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND
  492. clkcounta(5) AND clkcounta(6) AND clkcounta(7) AND clkcounta(8) AND
  493. clkcounta(9));
  494. FTCPE_clkcounta13: FTCPE port map (clkcounta(13),clkcounta_T(13),XSTALIN,'0','0');
  495. clkcounta_T(13) <= (clkcounta(0) AND clkcounta(10) AND clkcounta(11) AND
  496. clkcounta(12) AND clkcounta(1) AND clkcounta(2) AND clkcounta(3) AND
  497. clkcounta(4) AND clkcounta(5) AND clkcounta(6) AND clkcounta(7) AND
  498. clkcounta(8) AND clkcounta(9));
  499. FTCPE_clkcounta14: FTCPE port map (clkcounta(14),clkcounta_T(14),XSTALIN,'0','0');
  500. clkcounta_T(14) <= (clkcounta(0) AND clkcounta(10) AND clkcounta(11) AND
  501. clkcounta(12) AND clkcounta(13) AND clkcounta(1) AND clkcounta(2) AND
  502. clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND clkcounta(6) AND
  503. clkcounta(7) AND clkcounta(8) AND clkcounta(9));
  504. FTCPE_clkcounta15: FTCPE port map (clkcounta(15),clkcounta_T(15),XSTALIN,'0','0');
  505. clkcounta_T(15) <= (clkcounta(0) AND clkcounta(10) AND clkcounta(11) AND
  506. clkcounta(12) AND clkcounta(13) AND clkcounta(14) AND clkcounta(1) AND
  507. clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND clkcounta(5) AND
  508. clkcounta(6) AND clkcounta(7) AND clkcounta(8) AND clkcounta(9));
  509. FTCPE_clkcounta16: FTCPE port map (clkcounta(16),clkcounta_T(16),XSTALIN,'0','0');
  510. clkcounta_T(16) <= (clkcounta(0) AND clkcounta(10) AND clkcounta(11) AND
  511. clkcounta(12) AND clkcounta(13) AND clkcounta(14) AND clkcounta(15) AND
  512. clkcounta(1) AND clkcounta(2) AND clkcounta(3) AND clkcounta(4) AND
  513. clkcounta(5) AND clkcounta(6) AND clkcounta(7) AND clkcounta(8) AND
  514. clkcounta(9));
  515. FTCPE_clkcounta17: FTCPE port map (clkcounta(17),clkcounta_T(17),XSTALIN,'0','0');
  516. clkcounta_T(17) <= (clkcounta(0) AND clkcounta(10) AND clkcounta(11) AND
  517. clkcounta(12) AND clkcounta(13) AND clkcounta(14) AND clkcounta(15) AND
  518. clkcounta(16) AND clkcounta(1) AND clkcounta(2) AND clkcounta(3) AND
  519. clkcounta(4) AND clkcounta(5) AND clkcounta(6) AND clkcounta(7) AND
  520. clkcounta(8) AND clkcounta(9));
  521. FDCPE_storecounta0: FDCPE port map (storecounta(0),storecounta_D(0),XSTALIN,'0','0');
  522. storecounta_D(0) <= ((HZIN AND storecounta(0))
  523. OR (HZIN AND NOT storecounta(10) AND NOT storecounta(11) AND
  524. NOT storecounta(12) AND NOT storecounta(13) AND NOT storecounta(14) AND
  525. NOT storecounta(15) AND NOT storecounta(16) AND NOT storecounta(17) AND
  526. NOT storecounta(18) AND NOT storecounta(19) AND NOT storecounta(1) AND
  527. NOT storecounta(20) AND NOT storecounta(21) AND NOT storecounta(22) AND
  528. NOT storecounta(23) AND NOT storecounta(24) AND NOT storecounta(25) AND
  529. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  530. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  531. clkcounta(0)));
  532. FDCPE_storecounta1: FDCPE port map (storecounta(1),storecounta_D(1),XSTALIN,'0','0');
  533. storecounta_D(1) <= ((HZIN AND storecounta(1))
  534. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  535. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  536. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  537. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(19) AND
  538. NOT storecounta(20) AND NOT storecounta(21) AND NOT storecounta(22) AND
  539. NOT storecounta(23) AND NOT storecounta(24) AND NOT storecounta(25) AND
  540. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  541. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  542. clkcounta(1)));
  543. FDCPE_storecounta2: FDCPE port map (storecounta(2),storecounta_D(2),XSTALIN,'0','0');
  544. storecounta_D(2) <= ((HZIN AND storecounta(2))
  545. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  546. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  547. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  548. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(19) AND
  549. NOT storecounta(1) AND NOT storecounta(20) AND NOT storecounta(21) AND
  550. NOT storecounta(22) AND NOT storecounta(23) AND NOT storecounta(24) AND
  551. NOT storecounta(25) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  552. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  553. clkcounta(2)));
  554. FDCPE_storecounta3: FDCPE port map (storecounta(3),storecounta_D(3),XSTALIN,'0','0');
  555. storecounta_D(3) <= ((HZIN AND storecounta(3))
  556. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  557. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  558. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  559. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(19) AND
  560. NOT storecounta(1) AND NOT storecounta(20) AND NOT storecounta(21) AND
  561. NOT storecounta(22) AND NOT storecounta(23) AND NOT storecounta(24) AND
  562. NOT storecounta(25) AND NOT storecounta(2) AND NOT storecounta(4) AND NOT storecounta(5) AND
  563. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  564. clkcounta(3)));
  565. FDCPE_storecounta4: FDCPE port map (storecounta(4),storecounta_D(4),XSTALIN,'0','0');
  566. storecounta_D(4) <= ((HZIN AND storecounta(4))
  567. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  568. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  569. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  570. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(19) AND
  571. NOT storecounta(1) AND NOT storecounta(20) AND NOT storecounta(21) AND
  572. NOT storecounta(22) AND NOT storecounta(23) AND NOT storecounta(24) AND
  573. NOT storecounta(25) AND NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(5) AND
  574. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  575. clkcounta(4)));
  576. FDCPE_storecounta5: FDCPE port map (storecounta(5),storecounta_D(5),XSTALIN,'0','0');
  577. storecounta_D(5) <= ((HZIN AND storecounta(5))
  578. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  579. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  580. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  581. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(19) AND
  582. NOT storecounta(1) AND NOT storecounta(20) AND NOT storecounta(21) AND
  583. NOT storecounta(22) AND NOT storecounta(23) AND NOT storecounta(24) AND
  584. NOT storecounta(25) AND NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND
  585. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  586. clkcounta(5)));
  587. FDCPE_storecounta6: FDCPE port map (storecounta(6),storecounta_D(6),XSTALIN,'0','0');
  588. storecounta_D(6) <= ((HZIN AND storecounta(6))
  589. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  590. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  591. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  592. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(19) AND
  593. NOT storecounta(1) AND NOT storecounta(20) AND NOT storecounta(21) AND
  594. NOT storecounta(22) AND NOT storecounta(23) AND NOT storecounta(24) AND
  595. NOT storecounta(25) AND NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND
  596. NOT storecounta(5) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  597. clkcounta(6)));
  598. FDCPE_storecounta7: FDCPE port map (storecounta(7),storecounta_D(7),XSTALIN,'0','0');
  599. storecounta_D(7) <= ((HZIN AND storecounta(7))
  600. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  601. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  602. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  603. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(19) AND
  604. NOT storecounta(1) AND NOT storecounta(20) AND NOT storecounta(21) AND
  605. NOT storecounta(22) AND NOT storecounta(23) AND NOT storecounta(24) AND
  606. NOT storecounta(25) AND NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND
  607. NOT storecounta(5) AND NOT storecounta(6) AND NOT storecounta(8) AND NOT storecounta(9) AND
  608. clkcounta(7)));
  609. FDCPE_storecounta8: FDCPE port map (storecounta(8),storecounta_D(8),XSTALIN,'0','0');
  610. storecounta_D(8) <= ((HZIN AND storecounta(8))
  611. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  612. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  613. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  614. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(19) AND
  615. NOT storecounta(1) AND NOT storecounta(20) AND NOT storecounta(21) AND
  616. NOT storecounta(22) AND NOT storecounta(23) AND NOT storecounta(24) AND
  617. NOT storecounta(25) AND NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND
  618. NOT storecounta(5) AND NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(9) AND
  619. clkcounta(8)));
  620. FDCPE_storecounta9: FDCPE port map (storecounta(9),storecounta_D(9),XSTALIN,'0','0');
  621. storecounta_D(9) <= ((HZIN AND storecounta(9))
  622. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  623. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  624. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  625. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(19) AND
  626. NOT storecounta(1) AND NOT storecounta(20) AND NOT storecounta(21) AND
  627. NOT storecounta(22) AND NOT storecounta(23) AND NOT storecounta(24) AND
  628. NOT storecounta(25) AND NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND
  629. NOT storecounta(5) AND NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND
  630. clkcounta(9)));
  631. FDCPE_storecounta10: FDCPE port map (storecounta(10),storecounta_D(10),XSTALIN,'0','0');
  632. storecounta_D(10) <= ((HZIN AND storecounta(10))
  633. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(11) AND
  634. NOT storecounta(12) AND NOT storecounta(13) AND NOT storecounta(14) AND
  635. NOT storecounta(15) AND NOT storecounta(16) AND NOT storecounta(17) AND
  636. NOT storecounta(18) AND NOT storecounta(19) AND NOT storecounta(1) AND
  637. NOT storecounta(20) AND NOT storecounta(21) AND NOT storecounta(22) AND
  638. NOT storecounta(23) AND NOT storecounta(24) AND NOT storecounta(25) AND
  639. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  640. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  641. clkcounta(10)));
  642. FDCPE_storecounta11: FDCPE port map (storecounta(11),storecounta_D(11),XSTALIN,'0','0');
  643. storecounta_D(11) <= ((HZIN AND storecounta(11))
  644. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  645. NOT storecounta(12) AND NOT storecounta(13) AND NOT storecounta(14) AND
  646. NOT storecounta(15) AND NOT storecounta(16) AND NOT storecounta(17) AND
  647. NOT storecounta(18) AND NOT storecounta(19) AND NOT storecounta(1) AND
  648. NOT storecounta(20) AND NOT storecounta(21) AND NOT storecounta(22) AND
  649. NOT storecounta(23) AND NOT storecounta(24) AND NOT storecounta(25) AND
  650. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  651. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  652. clkcounta(11)));
  653. FDCPE_storecounta12: FDCPE port map (storecounta(12),storecounta_D(12),XSTALIN,'0','0');
  654. storecounta_D(12) <= ((HZIN AND storecounta(12))
  655. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  656. NOT storecounta(11) AND NOT storecounta(13) AND NOT storecounta(14) AND
  657. NOT storecounta(15) AND NOT storecounta(16) AND NOT storecounta(17) AND
  658. NOT storecounta(18) AND NOT storecounta(19) AND NOT storecounta(1) AND
  659. NOT storecounta(20) AND NOT storecounta(21) AND NOT storecounta(22) AND
  660. NOT storecounta(23) AND NOT storecounta(24) AND NOT storecounta(25) AND
  661. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  662. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  663. clkcounta(12)));
  664. FDCPE_storecounta13: FDCPE port map (storecounta(13),storecounta_D(13),XSTALIN,'0','0');
  665. storecounta_D(13) <= ((HZIN AND storecounta(13))
  666. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  667. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(14) AND
  668. NOT storecounta(15) AND NOT storecounta(16) AND NOT storecounta(17) AND
  669. NOT storecounta(18) AND NOT storecounta(19) AND NOT storecounta(1) AND
  670. NOT storecounta(20) AND NOT storecounta(21) AND NOT storecounta(22) AND
  671. NOT storecounta(23) AND NOT storecounta(24) AND NOT storecounta(25) AND
  672. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  673. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  674. clkcounta(13)));
  675. FDCPE_storecounta14: FDCPE port map (storecounta(14),storecounta_D(14),XSTALIN,'0','0');
  676. storecounta_D(14) <= ((HZIN AND storecounta(14))
  677. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  678. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  679. NOT storecounta(15) AND NOT storecounta(16) AND NOT storecounta(17) AND
  680. NOT storecounta(18) AND NOT storecounta(19) AND NOT storecounta(1) AND
  681. NOT storecounta(20) AND NOT storecounta(21) AND NOT storecounta(22) AND
  682. NOT storecounta(23) AND NOT storecounta(24) AND NOT storecounta(25) AND
  683. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  684. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  685. clkcounta(14)));
  686. FDCPE_storecounta15: FDCPE port map (storecounta(15),storecounta_D(15),XSTALIN,'0','0');
  687. storecounta_D(15) <= ((HZIN AND storecounta(15))
  688. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  689. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  690. NOT storecounta(14) AND NOT storecounta(16) AND NOT storecounta(17) AND
  691. NOT storecounta(18) AND NOT storecounta(19) AND NOT storecounta(1) AND
  692. NOT storecounta(20) AND NOT storecounta(21) AND NOT storecounta(22) AND
  693. NOT storecounta(23) AND NOT storecounta(24) AND NOT storecounta(25) AND
  694. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  695. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  696. clkcounta(15)));
  697. FDCPE_storecounta16: FDCPE port map (storecounta(16),storecounta_D(16),XSTALIN,'0','0');
  698. storecounta_D(16) <= ((HZIN AND storecounta(16))
  699. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  700. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  701. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(17) AND
  702. NOT storecounta(18) AND NOT storecounta(19) AND NOT storecounta(1) AND
  703. NOT storecounta(20) AND NOT storecounta(21) AND NOT storecounta(22) AND
  704. NOT storecounta(23) AND NOT storecounta(24) AND NOT storecounta(25) AND
  705. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  706. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  707. clkcounta(16)));
  708. FDCPE_storecounta17: FDCPE port map (storecounta(17),storecounta_D(17),XSTALIN,'0','0');
  709. storecounta_D(17) <= ((HZIN AND storecounta(17))
  710. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  711. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  712. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  713. NOT storecounta(18) AND NOT storecounta(19) AND NOT storecounta(1) AND
  714. NOT storecounta(20) AND NOT storecounta(21) AND NOT storecounta(22) AND
  715. NOT storecounta(23) AND NOT storecounta(24) AND NOT storecounta(25) AND
  716. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  717. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  718. clkcounta(17)));
  719. FDCPE_storecounta18: FDCPE port map (storecounta(18),storecounta_D(18),XSTALIN,'0','0');
  720. storecounta_D(18) <= ((HZIN AND storecounta(18))
  721. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  722. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  723. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  724. NOT storecounta(17) AND NOT storecounta(19) AND NOT storecounta(1) AND
  725. NOT storecounta(20) AND NOT storecounta(21) AND NOT storecounta(22) AND
  726. NOT storecounta(23) AND NOT storecounta(24) AND NOT storecounta(25) AND
  727. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  728. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  729. LED(0)));
  730. FDCPE_storecounta19: FDCPE port map (storecounta(19),storecounta_D(19),XSTALIN,'0','0');
  731. storecounta_D(19) <= ((HZIN AND storecounta(19))
  732. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  733. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  734. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  735. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(1) AND
  736. NOT storecounta(20) AND NOT storecounta(21) AND NOT storecounta(22) AND
  737. NOT storecounta(23) AND NOT storecounta(24) AND NOT storecounta(25) AND
  738. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  739. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  740. LED(1)));
  741. FDCPE_storecounta20: FDCPE port map (storecounta(20),storecounta_D(20),XSTALIN,'0','0');
  742. storecounta_D(20) <= ((HZIN AND storecounta(20))
  743. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  744. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  745. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  746. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(19) AND
  747. NOT storecounta(1) AND NOT storecounta(21) AND NOT storecounta(22) AND
  748. NOT storecounta(23) AND NOT storecounta(24) AND NOT storecounta(25) AND
  749. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  750. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  751. LED(2)));
  752. FDCPE_storecounta21: FDCPE port map (storecounta(21),storecounta_D(21),XSTALIN,'0','0');
  753. storecounta_D(21) <= ((HZIN AND storecounta(21))
  754. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  755. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  756. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  757. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(19) AND
  758. NOT storecounta(1) AND NOT storecounta(20) AND NOT storecounta(22) AND
  759. NOT storecounta(23) AND NOT storecounta(24) AND NOT storecounta(25) AND
  760. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  761. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  762. LED(3)));
  763. FDCPE_storecounta22: FDCPE port map (storecounta(22),storecounta_D(22),XSTALIN,'0','0');
  764. storecounta_D(22) <= ((HZIN AND storecounta(22))
  765. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  766. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  767. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  768. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(19) AND
  769. NOT storecounta(1) AND NOT storecounta(20) AND NOT storecounta(21) AND
  770. NOT storecounta(23) AND NOT storecounta(24) AND NOT storecounta(25) AND
  771. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  772. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  773. LED(4)));
  774. FDCPE_storecounta23: FDCPE port map (storecounta(23),storecounta_D(23),XSTALIN,'0','0');
  775. storecounta_D(23) <= ((HZIN AND storecounta(23))
  776. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  777. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  778. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  779. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(19) AND
  780. NOT storecounta(1) AND NOT storecounta(20) AND NOT storecounta(21) AND
  781. NOT storecounta(22) AND NOT storecounta(24) AND NOT storecounta(25) AND
  782. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  783. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  784. LED(5)));
  785. FDCPE_storecounta24: FDCPE port map (storecounta(24),storecounta_D(24),XSTALIN,'0','0');
  786. storecounta_D(24) <= ((HZIN AND storecounta(24))
  787. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  788. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  789. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  790. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(19) AND
  791. NOT storecounta(1) AND NOT storecounta(20) AND NOT storecounta(21) AND
  792. NOT storecounta(22) AND NOT storecounta(23) AND NOT storecounta(25) AND
  793. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  794. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  795. LED(6)));
  796. FDCPE_storecounta25: FDCPE port map (storecounta(25),storecounta_D(25),XSTALIN,'0','0');
  797. storecounta_D(25) <= ((HZIN AND storecounta(25))
  798. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  799. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  800. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  801. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(19) AND
  802. NOT storecounta(1) AND NOT storecounta(20) AND NOT storecounta(21) AND
  803. NOT storecounta(22) AND NOT storecounta(23) AND NOT storecounta(24) AND
  804. NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND NOT storecounta(5) AND
  805. NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND NOT storecounta(9) AND
  806. LED(7)));
  807. FTCPE_testhzctr0: FTCPE port map (testhzctr(0),'1',XSTALIN,'0','0',HZIN);
  808. FTCPE_testhzctr1: FTCPE port map (testhzctr(1),testhzctr(0),XSTALIN,'0','0',HZIN);
  809. FTCPE_testhzctr2: FTCPE port map (testhzctr(2),testhzctr_T(2),XSTALIN,'0','0',HZIN);
  810. testhzctr_T(2) <= (testhzctr(0) AND testhzctr(1));
  811. FTCPE_testhzctr3: FTCPE port map (testhzctr(3),testhzctr_T(3),XSTALIN,'0','0',HZIN);
  812. testhzctr_T(3) <= (testhzctr(0) AND testhzctr(1) AND testhzctr(2));
  813. FTCPE_testhzctr4: FTCPE port map (testhzctr(4),testhzctr_T(4),XSTALIN,'0','0',HZIN);
  814. testhzctr_T(4) <= (testhzctr(0) AND testhzctr(1) AND testhzctr(2) AND
  815. testhzctr(3));
  816. FTCPE_testhzctr5: FTCPE port map (testhzctr(5),testhzctr_T(5),XSTALIN,'0','0',HZIN);
  817. testhzctr_T(5) <= (testhzctr(0) AND testhzctr(1) AND testhzctr(2) AND
  818. testhzctr(3) AND testhzctr(4));
  819. FTCPE_testhzctr6: FTCPE port map (testhzctr(6),testhzctr_T(6),XSTALIN,'0','0',HZIN);
  820. testhzctr_T(6) <= (testhzctr(0) AND testhzctr(1) AND testhzctr(2) AND
  821. testhzctr(3) AND testhzctr(4) AND testhzctr(5));
  822. FTCPE_testhzctr7: FTCPE port map (testhzctr(7),testhzctr_T(7),XSTALIN,'0','0',HZIN);
  823. testhzctr_T(7) <= (testhzctr(0) AND testhzctr(1) AND testhzctr(2) AND
  824. testhzctr(3) AND testhzctr(4) AND testhzctr(5) AND testhzctr(6));
  825. FTCPE_testhzctr8: FTCPE port map (testhzctr(8),testhzctr_T(8),XSTALIN,'0','0',HZIN);
  826. testhzctr_T(8) <= (testhzctr(0) AND testhzctr(1) AND testhzctr(2) AND
  827. testhzctr(3) AND testhzctr(4) AND testhzctr(5) AND testhzctr(6) AND
  828. testhzctr(7));
  829. FTCPE_testhzctr9: FTCPE port map (testhzctr(9),testhzctr_T(9),XSTALIN,'0','0',HZIN);
  830. testhzctr_T(9) <= (testhzctr(0) AND testhzctr(1) AND testhzctr(2) AND
  831. testhzctr(3) AND testhzctr(4) AND testhzctr(5) AND testhzctr(6) AND
  832. testhzctr(7) AND testhzctr(8));
  833. FTCPE_testhzctr10: FTCPE port map (testhzctr(10),testhzctr_T(10),XSTALIN,'0','0',HZIN);
  834. testhzctr_T(10) <= (testhzctr(0) AND testhzctr(1) AND testhzctr(2) AND
  835. testhzctr(3) AND testhzctr(4) AND testhzctr(5) AND testhzctr(6) AND
  836. testhzctr(7) AND testhzctr(8) AND testhzctr(9));
  837. FTCPE_testhzctr11: FTCPE port map (testhzctr(11),testhzctr_T(11),XSTALIN,'0','0',HZIN);
  838. testhzctr_T(11) <= (testhzctr(0) AND testhzctr(10) AND testhzctr(1) AND
  839. testhzctr(2) AND testhzctr(3) AND testhzctr(4) AND testhzctr(5) AND
  840. testhzctr(6) AND testhzctr(7) AND testhzctr(8) AND testhzctr(9));
  841. FTCPE_testhzctr12: FTCPE port map (testhzctr(12),testhzctr_T(12),XSTALIN,'0','0',HZIN);
  842. testhzctr_T(12) <= (testhzctr(0) AND testhzctr(10) AND testhzctr(11) AND
  843. testhzctr(1) AND testhzctr(2) AND testhzctr(3) AND testhzctr(4) AND
  844. testhzctr(5) AND testhzctr(6) AND testhzctr(7) AND testhzctr(8) AND
  845. testhzctr(9));
  846. FTCPE_testhzctr13: FTCPE port map (testhzctr(13),testhzctr_T(13),XSTALIN,'0','0',HZIN);
  847. testhzctr_T(13) <= (testhzctr(0) AND testhzctr(10) AND testhzctr(11) AND
  848. testhzctr(12) AND testhzctr(1) AND testhzctr(2) AND testhzctr(3) AND
  849. testhzctr(4) AND testhzctr(5) AND testhzctr(6) AND testhzctr(7) AND
  850. testhzctr(8) AND testhzctr(9));
  851. FTCPE_testhzctr14: FTCPE port map (testhzctr(14),testhzctr_T(14),XSTALIN,'0','0',HZIN);
  852. testhzctr_T(14) <= (testhzctr(0) AND testhzctr(10) AND testhzctr(11) AND
  853. testhzctr(12) AND testhzctr(13) AND testhzctr(1) AND testhzctr(2) AND
  854. testhzctr(3) AND testhzctr(4) AND testhzctr(5) AND testhzctr(6) AND
  855. testhzctr(7) AND testhzctr(8) AND testhzctr(9));
  856. FTCPE_testhzctr15: FTCPE port map (testhzctr(15),testhzctr_T(15),XSTALIN,'0','0',HZIN);
  857. testhzctr_T(15) <= (testhzctr(0) AND testhzctr(10) AND testhzctr(11) AND
  858. testhzctr(12) AND testhzctr(13) AND testhzctr(14) AND testhzctr(1) AND
  859. testhzctr(2) AND testhzctr(3) AND testhzctr(4) AND testhzctr(5) AND
  860. testhzctr(6) AND testhzctr(7) AND testhzctr(8) AND testhzctr(9));
  861. FDCPE_uartnow0: FDCPE port map (uartnow(0),uartnow_D(0),XSTALIN,'0','0');
  862. uartnow_D(0) <= ((HZIN AND uartnow(0))
  863. OR (HZIN AND NOT storecounta(0) AND NOT storecounta(10) AND
  864. NOT storecounta(11) AND NOT storecounta(12) AND NOT storecounta(13) AND
  865. NOT storecounta(14) AND NOT storecounta(15) AND NOT storecounta(16) AND
  866. NOT storecounta(17) AND NOT storecounta(18) AND NOT storecounta(19) AND
  867. NOT storecounta(1) AND NOT storecounta(20) AND NOT storecounta(21) AND
  868. NOT storecounta(22) AND NOT storecounta(23) AND NOT storecounta(24) AND
  869. NOT storecounta(25) AND NOT storecounta(2) AND NOT storecounta(3) AND NOT storecounta(4) AND
  870. NOT storecounta(5) AND NOT storecounta(6) AND NOT storecounta(7) AND NOT storecounta(8) AND
  871. NOT storecounta(9)));
  872. Register Legend:
  873. FDCPE (Q,D,C,CLR,PRE,CE);
  874. FTCPE (Q,D,C,CLR,PRE,CE);
  875. LDCP (Q,D,G,CLR,PRE);
  876. ****************************** Device Pin Out *****************************
  877. Device : XC9572XL-5-VQ44
  878. --------------------------------
  879. /44 43 42 41 40 39 38 37 36 35 34 \
  880. | 1 33 |
  881. | 2 32 |
  882. | 3 31 |
  883. | 4 30 |
  884. | 5 XC9572XL-5-VQ44 29 |
  885. | 6 28 |
  886. | 7 27 |
  887. | 8 26 |
  888. | 9 25 |
  889. | 10 24 |
  890. | 11 23 |
  891. \ 12 13 14 15 16 17 18 19 20 21 22 /
  892. --------------------------------
  893. Pin Signal Pin Signal
  894. No. Name No. Name
  895. 1 LED<4> 23 KPR
  896. 2 LED<5> 24 TDO
  897. 3 LED<6> 25 GND
  898. 4 GND 26 VCC
  899. 5 LED<7> 27 KPR
  900. 6 TX 28 KPR
  901. 7 KPR 29 KPR
  902. 8 KPR 30 KPR
  903. 9 TDI 31 KPR
  904. 10 TMS 32 KPR
  905. 11 TCK 33 KPR
  906. 12 KPR 34 KPR
  907. 13 KPR 35 VCC
  908. 14 KPR 36 KPR
  909. 15 VCC 37 KPR
  910. 16 KPR 38 KPR
  911. 17 GND 39 KPR
  912. 18 KPR 40 KPR
  913. 19 KPR 41 LED<0>
  914. 20 XSTALIN 42 LED<1>
  915. 21 HZIN 43 LED<2>
  916. 22 KPR 44 LED<3>
  917. Legend : NC = Not Connected, unbonded pin
  918. PGND = Unused I/O configured as additional Ground pin
  919. TIE = Unused I/O floating -- must tie to VCC, GND or other signal
  920. KPR = Unused I/O with weak keeper (leave unconnected)
  921. VCC = Dedicated Power Pin
  922. GND = Dedicated Ground Pin
  923. TDI = Test Data In, JTAG pin
  924. TDO = Test Data Out, JTAG pin
  925. TCK = Test Clock, JTAG pin
  926. TMS = Test Mode Select, JTAG pin
  927. PROHIBITED = User reserved pin
  928. **************************** Compiler Options ****************************
  929. Following is a list of all global compiler options used by the fitter run.
  930. Device(s) Specified : xc9572xl-5-VQ44
  931. Optimization Method : SPEED
  932. Multi-Level Logic Optimization : ON
  933. Ignore Timing Specifications : OFF
  934. Default Register Power Up Value : LOW
  935. Keep User Location Constraints : ON
  936. What-You-See-Is-What-You-Get : OFF
  937. Exhaustive Fitting : OFF
  938. Keep Unused Inputs : OFF
  939. Slew Rate : FAST
  940. Power Mode : STD
  941. Ground on Unused IOs : OFF
  942. Set I/O Pin Termination : KEEPER
  943. Global Clock Optimization : ON
  944. Global Set/Reset Optimization : ON
  945. Global Ouput Enable Optimization : ON
  946. Input Limit : 54
  947. Pterm Limit : 25